mirror of
https://github.com/adulau/aha.git
synced 2024-12-27 19:26:25 +00:00
[PATCH] fbdev driver for S3 Trio/Virge
Add a driver for S3 Trio / S3 Virge. Driver is tested with most versions of S3 Trio and with S3 Virge/DX, on i386. (akpm: We kind-of have support for this hardware already, but... virgefb.c - amiga/zorro specific, - broken (according to Kconfig), - uses obsolete/nonexistent interface (struct display_switch) - recent Adrian Bunk's patch removes this driver S3triofb.c - ppc/openfirmware specific - minimal functionality - broken (according to Kconfig), - uses obsolete/nonexistent interface (struct display_switch) ) Signed-off-by: Ondrej Zajicek <santiago@crfreenet.org> Cc: James Simmons <jsimmons@infradead.org> Signed-off-by: Andrew Morton <akpm@linux-foundation.org> Signed-off-by: Linus Torvalds <torvalds@linux-foundation.org>
This commit is contained in:
parent
59ae6c6b87
commit
a268422de8
7 changed files with 2042 additions and 0 deletions
78
Documentation/fb/s3fb.txt
Normal file
78
Documentation/fb/s3fb.txt
Normal file
|
@ -0,0 +1,78 @@
|
|||
|
||||
s3fb - fbdev driver for S3 Trio/Virge chips
|
||||
===========================================
|
||||
|
||||
|
||||
Supported Hardware
|
||||
==================
|
||||
|
||||
S3 Trio32
|
||||
S3 Trio64 (and variants V+, UV+, V2/DX, V2/GX)
|
||||
S3 Virge (and variants VX, DX, GX and GX2+)
|
||||
S3 Plato/PX (completely untested)
|
||||
S3 Aurora64V+ (completely untested)
|
||||
|
||||
- only PCI bus supported
|
||||
- only BIOS initialized VGA devices supported
|
||||
- probably not working on big endian
|
||||
|
||||
I tested s3fb on Trio64 (plain, V+ and V2/DX) and Virge (plain, VX, DX),
|
||||
all on i386.
|
||||
|
||||
|
||||
Supported Features
|
||||
==================
|
||||
|
||||
* 4 bpp pseudocolor modes (with 18bit palette, two variants)
|
||||
* 8 bpp pseudocolor mode (with 18bit palette)
|
||||
* 16 bpp truecolor modes (RGB 555 and RGB 565)
|
||||
* 24 bpp truecolor mode (RGB 888) on (only on Virge VX)
|
||||
* 32 bpp truecolor mode (RGB 888) on (not on Virge VX)
|
||||
* text mode (activated by bpp = 0)
|
||||
* interlaced mode variant (not available in text mode)
|
||||
* doublescan mode variant (not available in text mode)
|
||||
* panning in both directions
|
||||
* suspend/resume support
|
||||
* DPMS support
|
||||
|
||||
Text mode is supported even in higher resolutions, but there is limitation
|
||||
to lower pixclocks (maximum between 50-60 MHz, depending on specific hardware).
|
||||
This limitation is not enforced by driver. Text mode supports 8bit wide fonts
|
||||
only (hardware limitation) and 16bit tall fonts (driver limitation).
|
||||
|
||||
There are two 4 bpp modes. First mode (selected if nonstd == 0) is mode with
|
||||
packed pixels, high nibble first. Second mode (selected if nonstd == 1) is mode
|
||||
with interleaved planes (1 byte interleave), MSB first. Both modes support
|
||||
8bit wide fonts only (driver limitation).
|
||||
|
||||
Suspend/resume works on systems that initialize video card during resume and
|
||||
if device is active (for example used by fbcon).
|
||||
|
||||
|
||||
Missing Features
|
||||
================
|
||||
(alias TODO list)
|
||||
|
||||
* secondary (not initialized by BIOS) device support
|
||||
* big endian support
|
||||
* Zorro bus support
|
||||
* MMIO support
|
||||
* 24 bpp mode support on more cards
|
||||
* support for fontwidths != 8 in 4 bpp modes
|
||||
* support for fontheight != 16 in text mode
|
||||
* composite and external sync (is anyone able to test this?)
|
||||
* hardware cursor
|
||||
* video overlay support
|
||||
* vsync synchronization
|
||||
* feature connector support
|
||||
* acceleration support (8514-like 2D, Virge 3D, busmaster transfers)
|
||||
* better values for some magic registers (performance issues)
|
||||
|
||||
|
||||
Known bugs
|
||||
==========
|
||||
|
||||
* cursor disable in text mode doesn't work
|
||||
|
||||
--
|
||||
Ondrej Zajicek <santiago@crfreenet.org>
|
|
@ -85,6 +85,14 @@ config FB_CFB_IMAGEBLIT
|
|||
blitting. This is used by drivers that don't provide their own
|
||||
(accelerated) version.
|
||||
|
||||
config FB_SVGALIB
|
||||
tristate
|
||||
depends on FB
|
||||
default n
|
||||
---help---
|
||||
Common utility functions useful to fbdev drivers of VGA-based
|
||||
cards.
|
||||
|
||||
config FB_MACMODES
|
||||
tristate
|
||||
depends on FB
|
||||
|
@ -1147,6 +1155,17 @@ config FB_S3TRIO
|
|||
help
|
||||
If you have a S3 Trio say Y. Say N for S3 Virge.
|
||||
|
||||
config FB_S3
|
||||
tristate "S3 Trio/Virge support"
|
||||
depends on FB && PCI
|
||||
select FB_CFB_FILLRECT
|
||||
select FB_CFB_COPYAREA
|
||||
select FB_CFB_IMAGEBLIT
|
||||
select FB_TILEBLITTING
|
||||
select FB_SVGALIB
|
||||
---help---
|
||||
Driver for graphics boards with S3 Trio / S3 Virge chip.
|
||||
|
||||
config FB_SAVAGE
|
||||
tristate "S3 Savage support"
|
||||
depends on FB && PCI && EXPERIMENTAL
|
||||
|
|
|
@ -17,6 +17,7 @@ obj-$(CONFIG_SYSFS) += backlight/
|
|||
obj-$(CONFIG_FB_CFB_FILLRECT) += cfbfillrect.o
|
||||
obj-$(CONFIG_FB_CFB_COPYAREA) += cfbcopyarea.o
|
||||
obj-$(CONFIG_FB_CFB_IMAGEBLIT) += cfbimgblt.o
|
||||
obj-$(CONFIG_FB_SVGALIB) += svgalib.o
|
||||
obj-$(CONFIG_FB_MACMODES) += macmodes.o
|
||||
obj-$(CONFIG_FB_DDC) += fb_ddc.o
|
||||
|
||||
|
@ -54,6 +55,7 @@ obj-$(CONFIG_FB_S3TRIO) += S3triofb.o
|
|||
obj-$(CONFIG_FB_FM2) += fm2fb.o
|
||||
obj-$(CONFIG_FB_CYBLA) += cyblafb.o
|
||||
obj-$(CONFIG_FB_TRIDENT) += tridentfb.o
|
||||
obj-$(CONFIG_FB_S3) += s3fb.o vgastate.o
|
||||
obj-$(CONFIG_FB_STI) += stifb.o
|
||||
obj-$(CONFIG_FB_FFB) += ffb.o sbuslib.o
|
||||
obj-$(CONFIG_FB_CG6) += cg6.o sbuslib.o
|
||||
|
|
1180
drivers/video/s3fb.c
Normal file
1180
drivers/video/s3fb.c
Normal file
File diff suppressed because it is too large
Load diff
632
drivers/video/svgalib.c
Normal file
632
drivers/video/svgalib.c
Normal file
|
@ -0,0 +1,632 @@
|
|||
/*
|
||||
* Common utility functions for VGA-based graphics cards.
|
||||
*
|
||||
* Copyright (c) 2006-2007 Ondrej Zajicek <santiago@crfreenet.org>
|
||||
*
|
||||
* This file is subject to the terms and conditions of the GNU General Public
|
||||
* License. See the file COPYING in the main directory of this archive for
|
||||
* more details.
|
||||
*
|
||||
* Some parts are based on David Boucher's viafb (http://davesdomain.org.uk/viafb/)
|
||||
*/
|
||||
|
||||
#include <linux/module.h>
|
||||
#include <linux/kernel.h>
|
||||
#include <linux/string.h>
|
||||
#include <linux/fb.h>
|
||||
#include <linux/svga.h>
|
||||
#include <linux/slab.h>
|
||||
#include <asm/types.h>
|
||||
#include <asm/io.h>
|
||||
|
||||
|
||||
/* Write a CRT register value spread across multiple registers */
|
||||
void svga_wcrt_multi(const struct vga_regset *regset, u32 value) {
|
||||
|
||||
u8 regval, bitval, bitnum;
|
||||
|
||||
while (regset->regnum != VGA_REGSET_END_VAL) {
|
||||
regval = vga_rcrt(NULL, regset->regnum);
|
||||
bitnum = regset->lowbit;
|
||||
while (bitnum <= regset->highbit) {
|
||||
bitval = 1 << bitnum;
|
||||
regval = regval & ~bitval;
|
||||
if (value & 1) regval = regval | bitval;
|
||||
bitnum ++;
|
||||
value = value >> 1;
|
||||
}
|
||||
vga_wcrt(NULL, regset->regnum, regval);
|
||||
regset ++;
|
||||
}
|
||||
}
|
||||
|
||||
/* Write a sequencer register value spread across multiple registers */
|
||||
void svga_wseq_multi(const struct vga_regset *regset, u32 value) {
|
||||
|
||||
u8 regval, bitval, bitnum;
|
||||
|
||||
while (regset->regnum != VGA_REGSET_END_VAL) {
|
||||
regval = vga_rseq(NULL, regset->regnum);
|
||||
bitnum = regset->lowbit;
|
||||
while (bitnum <= regset->highbit) {
|
||||
bitval = 1 << bitnum;
|
||||
regval = regval & ~bitval;
|
||||
if (value & 1) regval = regval | bitval;
|
||||
bitnum ++;
|
||||
value = value >> 1;
|
||||
}
|
||||
vga_wseq(NULL, regset->regnum, regval);
|
||||
regset ++;
|
||||
}
|
||||
}
|
||||
|
||||
static unsigned int svga_regset_size(const struct vga_regset *regset)
|
||||
{
|
||||
u8 count = 0;
|
||||
|
||||
while (regset->regnum != VGA_REGSET_END_VAL) {
|
||||
count += regset->highbit - regset->lowbit + 1;
|
||||
regset ++;
|
||||
}
|
||||
return 1 << count;
|
||||
}
|
||||
|
||||
|
||||
/* ------------------------------------------------------------------------- */
|
||||
|
||||
|
||||
/* Set graphics controller registers to sane values */
|
||||
void svga_set_default_gfx_regs(void)
|
||||
{
|
||||
/* All standard GFX registers (GR00 - GR08) */
|
||||
vga_wgfx(NULL, VGA_GFX_SR_VALUE, 0x00);
|
||||
vga_wgfx(NULL, VGA_GFX_SR_ENABLE, 0x00);
|
||||
vga_wgfx(NULL, VGA_GFX_COMPARE_VALUE, 0x00);
|
||||
vga_wgfx(NULL, VGA_GFX_DATA_ROTATE, 0x00);
|
||||
vga_wgfx(NULL, VGA_GFX_PLANE_READ, 0x00);
|
||||
vga_wgfx(NULL, VGA_GFX_MODE, 0x00);
|
||||
/* vga_wgfx(NULL, VGA_GFX_MODE, 0x20); */
|
||||
/* vga_wgfx(NULL, VGA_GFX_MODE, 0x40); */
|
||||
vga_wgfx(NULL, VGA_GFX_MISC, 0x05);
|
||||
/* vga_wgfx(NULL, VGA_GFX_MISC, 0x01); */
|
||||
vga_wgfx(NULL, VGA_GFX_COMPARE_MASK, 0x0F);
|
||||
vga_wgfx(NULL, VGA_GFX_BIT_MASK, 0xFF);
|
||||
}
|
||||
|
||||
/* Set attribute controller registers to sane values */
|
||||
void svga_set_default_atc_regs(void)
|
||||
{
|
||||
u8 count;
|
||||
|
||||
vga_r(NULL, 0x3DA);
|
||||
vga_w(NULL, VGA_ATT_W, 0x00);
|
||||
|
||||
/* All standard ATC registers (AR00 - AR14) */
|
||||
for (count = 0; count <= 0xF; count ++)
|
||||
svga_wattr(count, count);
|
||||
|
||||
svga_wattr(VGA_ATC_MODE, 0x01);
|
||||
/* svga_wattr(VGA_ATC_MODE, 0x41); */
|
||||
svga_wattr(VGA_ATC_OVERSCAN, 0x00);
|
||||
svga_wattr(VGA_ATC_PLANE_ENABLE, 0x0F);
|
||||
svga_wattr(VGA_ATC_PEL, 0x00);
|
||||
svga_wattr(VGA_ATC_COLOR_PAGE, 0x00);
|
||||
|
||||
vga_r(NULL, 0x3DA);
|
||||
vga_w(NULL, VGA_ATT_W, 0x20);
|
||||
}
|
||||
|
||||
/* Set sequencer registers to sane values */
|
||||
void svga_set_default_seq_regs(void)
|
||||
{
|
||||
/* Standard sequencer registers (SR01 - SR04), SR00 is not set */
|
||||
vga_wseq(NULL, VGA_SEQ_CLOCK_MODE, VGA_SR01_CHAR_CLK_8DOTS);
|
||||
vga_wseq(NULL, VGA_SEQ_PLANE_WRITE, VGA_SR02_ALL_PLANES);
|
||||
vga_wseq(NULL, VGA_SEQ_CHARACTER_MAP, 0x00);
|
||||
/* vga_wseq(NULL, VGA_SEQ_MEMORY_MODE, VGA_SR04_EXT_MEM | VGA_SR04_SEQ_MODE | VGA_SR04_CHN_4M); */
|
||||
vga_wseq(NULL, VGA_SEQ_MEMORY_MODE, VGA_SR04_EXT_MEM | VGA_SR04_SEQ_MODE);
|
||||
}
|
||||
|
||||
/* Set CRTC registers to sane values */
|
||||
void svga_set_default_crt_regs(void)
|
||||
{
|
||||
/* Standard CRT registers CR03 CR08 CR09 CR14 CR17 */
|
||||
svga_wcrt_mask(0x03, 0x80, 0x80); /* Enable vertical retrace EVRA */
|
||||
vga_wcrt(NULL, VGA_CRTC_PRESET_ROW, 0);
|
||||
svga_wcrt_mask(VGA_CRTC_MAX_SCAN, 0, 0x1F);
|
||||
vga_wcrt(NULL, VGA_CRTC_UNDERLINE, 0);
|
||||
vga_wcrt(NULL, VGA_CRTC_MODE, 0xE3);
|
||||
}
|
||||
|
||||
void svga_set_textmode_vga_regs(void)
|
||||
{
|
||||
/* svga_wseq_mask(0x1, 0x00, 0x01); */ /* Switch 8/9 pixel per char */
|
||||
vga_wseq(NULL, VGA_SEQ_MEMORY_MODE, VGA_SR04_EXT_MEM);
|
||||
vga_wseq(NULL, VGA_SEQ_PLANE_WRITE, 0x03);
|
||||
|
||||
vga_wcrt(NULL, VGA_CRTC_MAX_SCAN, 0x0f); /* 0x4f */
|
||||
vga_wcrt(NULL, VGA_CRTC_UNDERLINE, 0x1f);
|
||||
svga_wcrt_mask(VGA_CRTC_MODE, 0x23, 0x7f);
|
||||
|
||||
vga_wcrt(NULL, VGA_CRTC_CURSOR_START, 0x0d);
|
||||
vga_wcrt(NULL, VGA_CRTC_CURSOR_END, 0x0e);
|
||||
vga_wcrt(NULL, VGA_CRTC_CURSOR_HI, 0x00);
|
||||
vga_wcrt(NULL, VGA_CRTC_CURSOR_LO, 0x00);
|
||||
|
||||
vga_wgfx(NULL, VGA_GFX_MODE, 0x10); /* Odd/even memory mode */
|
||||
vga_wgfx(NULL, VGA_GFX_MISC, 0x0E); /* Misc graphics register - text mode enable */
|
||||
vga_wgfx(NULL, VGA_GFX_COMPARE_MASK, 0x00);
|
||||
|
||||
vga_r(NULL, 0x3DA);
|
||||
vga_w(NULL, VGA_ATT_W, 0x00);
|
||||
|
||||
svga_wattr(0x10, 0x0C); /* Attribute Mode Control Register - text mode, blinking and line graphics */
|
||||
svga_wattr(0x13, 0x08); /* Horizontal Pixel Panning Register */
|
||||
|
||||
vga_r(NULL, 0x3DA);
|
||||
vga_w(NULL, VGA_ATT_W, 0x20);
|
||||
}
|
||||
|
||||
#if 0
|
||||
void svga_dump_var(struct fb_var_screeninfo *var, int node)
|
||||
{
|
||||
pr_debug("fb%d: var.vmode : 0x%X\n", node, var->vmode);
|
||||
pr_debug("fb%d: var.xres : %d\n", node, var->xres);
|
||||
pr_debug("fb%d: var.yres : %d\n", node, var->yres);
|
||||
pr_debug("fb%d: var.bits_per_pixel: %d\n", node, var->bits_per_pixel);
|
||||
pr_debug("fb%d: var.xres_virtual : %d\n", node, var->xres_virtual);
|
||||
pr_debug("fb%d: var.yres_virtual : %d\n", node, var->yres_virtual);
|
||||
pr_debug("fb%d: var.left_margin : %d\n", node, var->left_margin);
|
||||
pr_debug("fb%d: var.right_margin : %d\n", node, var->right_margin);
|
||||
pr_debug("fb%d: var.upper_margin : %d\n", node, var->upper_margin);
|
||||
pr_debug("fb%d: var.lower_margin : %d\n", node, var->lower_margin);
|
||||
pr_debug("fb%d: var.hsync_len : %d\n", node, var->hsync_len);
|
||||
pr_debug("fb%d: var.vsync_len : %d\n", node, var->vsync_len);
|
||||
pr_debug("fb%d: var.sync : 0x%X\n", node, var->sync);
|
||||
pr_debug("fb%d: var.pixclock : %d\n\n", node, var->pixclock);
|
||||
}
|
||||
#endif /* 0 */
|
||||
|
||||
|
||||
/* ------------------------------------------------------------------------- */
|
||||
|
||||
|
||||
void svga_settile(struct fb_info *info, struct fb_tilemap *map)
|
||||
{
|
||||
const u8 *font = map->data;
|
||||
u8* fb = (u8 *) info->screen_base;
|
||||
int i, c;
|
||||
|
||||
if ((map->width != 8) || (map->height != 16) ||
|
||||
(map->depth != 1) || (map->length != 256)) {
|
||||
printk(KERN_ERR "fb%d: unsupported font parameters: width %d, height %d, depth %d, length %d\n",
|
||||
info->node, map->width, map->height, map->depth, map->length);
|
||||
return;
|
||||
}
|
||||
|
||||
fb += 2;
|
||||
for (c = 0; c < map->length; c++) {
|
||||
for (i = 0; i < map->height; i++) {
|
||||
fb[i * 4] = font[i];
|
||||
}
|
||||
fb += 128;
|
||||
font += map->height;
|
||||
}
|
||||
}
|
||||
|
||||
/* Copy area in text (tileblit) mode */
|
||||
void svga_tilecopy(struct fb_info *info, struct fb_tilearea *area)
|
||||
{
|
||||
int dx, dy;
|
||||
/* colstride is halved in this function because u16 are used */
|
||||
int colstride = 1 << (info->fix.type_aux & FB_AUX_TEXT_SVGA_MASK);
|
||||
int rowstride = colstride * (info->var.xres_virtual / 8);
|
||||
u16 *fb = (u16 *) info->screen_base;
|
||||
u16 *src, *dst;
|
||||
|
||||
if ((area->sy > area->dy) ||
|
||||
((area->sy == area->dy) && (area->sx > area->dx))) {
|
||||
src = fb + area->sx * colstride + area->sy * rowstride;
|
||||
dst = fb + area->dx * colstride + area->dy * rowstride;
|
||||
} else {
|
||||
src = fb + (area->sx + area->width - 1) * colstride
|
||||
+ (area->sy + area->height - 1) * rowstride;
|
||||
dst = fb + (area->dx + area->width - 1) * colstride
|
||||
+ (area->dy + area->height - 1) * rowstride;
|
||||
|
||||
colstride = -colstride;
|
||||
rowstride = -rowstride;
|
||||
}
|
||||
|
||||
for (dy = 0; dy < area->height; dy++) {
|
||||
u16* src2 = src;
|
||||
u16* dst2 = dst;
|
||||
for (dx = 0; dx < area->width; dx++) {
|
||||
*dst2 = *src2;
|
||||
src2 += colstride;
|
||||
dst2 += colstride;
|
||||
}
|
||||
src += rowstride;
|
||||
dst += rowstride;
|
||||
}
|
||||
}
|
||||
|
||||
/* Fill area in text (tileblit) mode */
|
||||
void svga_tilefill(struct fb_info *info, struct fb_tilerect *rect)
|
||||
{
|
||||
int dx, dy;
|
||||
int colstride = 2 << (info->fix.type_aux & FB_AUX_TEXT_SVGA_MASK);
|
||||
int rowstride = colstride * (info->var.xres_virtual / 8);
|
||||
int attr = (0x0F & rect->bg) << 4 | (0x0F & rect->fg);
|
||||
u8 *fb = (u8 *) info->screen_base;
|
||||
fb += rect->sx * colstride + rect->sy * rowstride;
|
||||
|
||||
for (dy = 0; dy < rect->height; dy++) {
|
||||
u8* fb2 = fb;
|
||||
for (dx = 0; dx < rect->width; dx++) {
|
||||
fb2[0] = rect->index;
|
||||
fb2[1] = attr;
|
||||
fb2 += colstride;
|
||||
}
|
||||
fb += rowstride;
|
||||
}
|
||||
}
|
||||
|
||||
/* Write text in text (tileblit) mode */
|
||||
void svga_tileblit(struct fb_info *info, struct fb_tileblit *blit)
|
||||
{
|
||||
int dx, dy, i;
|
||||
int colstride = 2 << (info->fix.type_aux & FB_AUX_TEXT_SVGA_MASK);
|
||||
int rowstride = colstride * (info->var.xres_virtual / 8);
|
||||
int attr = (0x0F & blit->bg) << 4 | (0x0F & blit->fg);
|
||||
u8* fb = (u8 *) info->screen_base;
|
||||
fb += blit->sx * colstride + blit->sy * rowstride;
|
||||
|
||||
i=0;
|
||||
for (dy=0; dy < blit->height; dy ++) {
|
||||
u8* fb2 = fb;
|
||||
for (dx = 0; dx < blit->width; dx ++) {
|
||||
fb2[0] = blit->indices[i];
|
||||
fb2[1] = attr;
|
||||
fb2 += colstride;
|
||||
i ++;
|
||||
if (i == blit->length) return;
|
||||
}
|
||||
fb += rowstride;
|
||||
}
|
||||
|
||||
}
|
||||
|
||||
/* Set cursor in text (tileblit) mode */
|
||||
void svga_tilecursor(struct fb_info *info, struct fb_tilecursor *cursor)
|
||||
{
|
||||
u8 cs = 0x0d;
|
||||
u8 ce = 0x0e;
|
||||
u16 pos = cursor->sx + (info->var.xoffset / 8)
|
||||
+ (cursor->sy + (info->var.yoffset / 16))
|
||||
* (info->var.xres_virtual / 8);
|
||||
|
||||
if (! cursor -> mode)
|
||||
return;
|
||||
|
||||
svga_wcrt_mask(0x0A, 0x20, 0x20); /* disable cursor */
|
||||
|
||||
if (cursor -> shape == FB_TILE_CURSOR_NONE)
|
||||
return;
|
||||
|
||||
switch (cursor -> shape) {
|
||||
case FB_TILE_CURSOR_UNDERLINE:
|
||||
cs = 0x0d;
|
||||
break;
|
||||
case FB_TILE_CURSOR_LOWER_THIRD:
|
||||
cs = 0x09;
|
||||
break;
|
||||
case FB_TILE_CURSOR_LOWER_HALF:
|
||||
cs = 0x07;
|
||||
break;
|
||||
case FB_TILE_CURSOR_TWO_THIRDS:
|
||||
cs = 0x05;
|
||||
break;
|
||||
case FB_TILE_CURSOR_BLOCK:
|
||||
cs = 0x01;
|
||||
break;
|
||||
}
|
||||
|
||||
/* set cursor position */
|
||||
vga_wcrt(NULL, 0x0E, pos >> 8);
|
||||
vga_wcrt(NULL, 0x0F, pos & 0xFF);
|
||||
|
||||
vga_wcrt(NULL, 0x0B, ce); /* set cursor end */
|
||||
vga_wcrt(NULL, 0x0A, cs); /* set cursor start and enable it */
|
||||
}
|
||||
|
||||
|
||||
/* ------------------------------------------------------------------------- */
|
||||
|
||||
|
||||
/*
|
||||
* Compute PLL settings (M, N, R)
|
||||
* F_VCO = (F_BASE * M) / N
|
||||
* F_OUT = F_VCO / (2^R)
|
||||
*/
|
||||
|
||||
static inline u32 abs_diff(u32 a, u32 b)
|
||||
{
|
||||
return (a > b) ? (a - b) : (b - a);
|
||||
}
|
||||
|
||||
int svga_compute_pll(const struct svga_pll *pll, u32 f_wanted, u16 *m, u16 *n, u16 *r, int node)
|
||||
{
|
||||
u16 am, an, ar;
|
||||
u32 f_vco, f_current, delta_current, delta_best;
|
||||
|
||||
pr_debug("fb%d: ideal frequency: %d kHz\n", node, (unsigned int) f_wanted);
|
||||
|
||||
ar = pll->r_max;
|
||||
f_vco = f_wanted << ar;
|
||||
|
||||
/* overflow check */
|
||||
if ((f_vco >> ar) != f_wanted)
|
||||
return -EINVAL;
|
||||
|
||||
/* It is usually better to have greater VCO clock
|
||||
because of better frequency stability.
|
||||
So first try r_max, then r smaller. */
|
||||
while ((ar > pll->r_min) && (f_vco > pll->f_vco_max)) {
|
||||
ar--;
|
||||
f_vco = f_vco >> 1;
|
||||
}
|
||||
|
||||
/* VCO bounds check */
|
||||
if ((f_vco < pll->f_vco_min) || (f_vco > pll->f_vco_max))
|
||||
return -EINVAL;
|
||||
|
||||
delta_best = 0xFFFFFFFF;
|
||||
*m = 0;
|
||||
*n = 0;
|
||||
*r = ar;
|
||||
|
||||
am = pll->m_min;
|
||||
an = pll->n_min;
|
||||
|
||||
while ((am <= pll->m_max) && (an <= pll->n_max)) {
|
||||
f_current = (pll->f_base * am) / an;
|
||||
delta_current = abs_diff (f_current, f_vco);
|
||||
|
||||
if (delta_current < delta_best) {
|
||||
delta_best = delta_current;
|
||||
*m = am;
|
||||
*n = an;
|
||||
}
|
||||
|
||||
if (f_current <= f_vco) {
|
||||
am ++;
|
||||
} else {
|
||||
an ++;
|
||||
}
|
||||
}
|
||||
|
||||
f_current = (pll->f_base * *m) / *n;
|
||||
pr_debug("fb%d: found frequency: %d kHz (VCO %d kHz)\n", node, (int) (f_current >> ar), (int) f_current);
|
||||
pr_debug("fb%d: m = %d n = %d r = %d\n", node, (unsigned int) *m, (unsigned int) *n, (unsigned int) *r);
|
||||
return 0;
|
||||
}
|
||||
|
||||
|
||||
/* ------------------------------------------------------------------------- */
|
||||
|
||||
|
||||
/* Check CRT timing values */
|
||||
int svga_check_timings(const struct svga_timing_regs *tm, struct fb_var_screeninfo *var, int node)
|
||||
{
|
||||
u32 value;
|
||||
|
||||
var->xres = (var->xres+7)&~7;
|
||||
var->left_margin = (var->left_margin+7)&~7;
|
||||
var->right_margin = (var->right_margin+7)&~7;
|
||||
var->hsync_len = (var->hsync_len+7)&~7;
|
||||
|
||||
/* Check horizontal total */
|
||||
value = var->xres + var->left_margin + var->right_margin + var->hsync_len;
|
||||
if (((value / 8) - 5) >= svga_regset_size (tm->h_total_regs))
|
||||
return -EINVAL;
|
||||
|
||||
/* Check horizontal display and blank start */
|
||||
value = var->xres;
|
||||
if (((value / 8) - 1) >= svga_regset_size (tm->h_display_regs))
|
||||
return -EINVAL;
|
||||
if (((value / 8) - 1) >= svga_regset_size (tm->h_blank_start_regs))
|
||||
return -EINVAL;
|
||||
|
||||
/* Check horizontal sync start */
|
||||
value = var->xres + var->right_margin;
|
||||
if (((value / 8) - 1) >= svga_regset_size (tm->h_sync_start_regs))
|
||||
return -EINVAL;
|
||||
|
||||
/* Check horizontal blank end (or length) */
|
||||
value = var->left_margin + var->right_margin + var->hsync_len;
|
||||
if ((value == 0) || ((value / 8) >= svga_regset_size (tm->h_blank_end_regs)))
|
||||
return -EINVAL;
|
||||
|
||||
/* Check horizontal sync end (or length) */
|
||||
value = var->hsync_len;
|
||||
if ((value == 0) || ((value / 8) >= svga_regset_size (tm->h_sync_end_regs)))
|
||||
return -EINVAL;
|
||||
|
||||
/* Check vertical total */
|
||||
value = var->yres + var->upper_margin + var->lower_margin + var->vsync_len;
|
||||
if ((value - 1) >= svga_regset_size(tm->v_total_regs))
|
||||
return -EINVAL;
|
||||
|
||||
/* Check vertical display and blank start */
|
||||
value = var->yres;
|
||||
if ((value - 1) >= svga_regset_size(tm->v_display_regs))
|
||||
return -EINVAL;
|
||||
if ((value - 1) >= svga_regset_size(tm->v_blank_start_regs))
|
||||
return -EINVAL;
|
||||
|
||||
/* Check vertical sync start */
|
||||
value = var->yres + var->lower_margin;
|
||||
if ((value - 1) >= svga_regset_size(tm->v_sync_start_regs))
|
||||
return -EINVAL;
|
||||
|
||||
/* Check vertical blank end (or length) */
|
||||
value = var->upper_margin + var->lower_margin + var->vsync_len;
|
||||
if ((value == 0) || (value >= svga_regset_size (tm->v_blank_end_regs)))
|
||||
return -EINVAL;
|
||||
|
||||
/* Check vertical sync end (or length) */
|
||||
value = var->vsync_len;
|
||||
if ((value == 0) || (value >= svga_regset_size (tm->v_sync_end_regs)))
|
||||
return -EINVAL;
|
||||
|
||||
return 0;
|
||||
}
|
||||
|
||||
/* Set CRT timing registers */
|
||||
void svga_set_timings(const struct svga_timing_regs *tm, struct fb_var_screeninfo *var,
|
||||
u32 hmul, u32 hdiv, u32 vmul, u32 vdiv, u32 hborder, int node)
|
||||
{
|
||||
u8 regval;
|
||||
u32 value;
|
||||
|
||||
value = var->xres + var->left_margin + var->right_margin + var->hsync_len;
|
||||
value = (value * hmul) / hdiv;
|
||||
pr_debug("fb%d: horizontal total : %d\n", node, value);
|
||||
svga_wcrt_multi(tm->h_total_regs, (value / 8) - 5);
|
||||
|
||||
value = var->xres;
|
||||
value = (value * hmul) / hdiv;
|
||||
pr_debug("fb%d: horizontal display : %d\n", node, value);
|
||||
svga_wcrt_multi(tm->h_display_regs, (value / 8) - 1);
|
||||
|
||||
value = var->xres;
|
||||
value = (value * hmul) / hdiv;
|
||||
pr_debug("fb%d: horizontal blank start: %d\n", node, value);
|
||||
svga_wcrt_multi(tm->h_blank_start_regs, (value / 8) - 1 + hborder);
|
||||
|
||||
value = var->xres + var->left_margin + var->right_margin + var->hsync_len;
|
||||
value = (value * hmul) / hdiv;
|
||||
pr_debug("fb%d: horizontal blank end : %d\n", node, value);
|
||||
svga_wcrt_multi(tm->h_blank_end_regs, (value / 8) - 1 - hborder);
|
||||
|
||||
value = var->xres + var->right_margin;
|
||||
value = (value * hmul) / hdiv;
|
||||
pr_debug("fb%d: horizontal sync start : %d\n", node, value);
|
||||
svga_wcrt_multi(tm->h_sync_start_regs, (value / 8));
|
||||
|
||||
value = var->xres + var->right_margin + var->hsync_len;
|
||||
value = (value * hmul) / hdiv;
|
||||
pr_debug("fb%d: horizontal sync end : %d\n", node, value);
|
||||
svga_wcrt_multi(tm->h_sync_end_regs, (value / 8));
|
||||
|
||||
value = var->yres + var->upper_margin + var->lower_margin + var->vsync_len;
|
||||
value = (value * vmul) / vdiv;
|
||||
pr_debug("fb%d: vertical total : %d\n", node, value);
|
||||
svga_wcrt_multi(tm->v_total_regs, value - 2);
|
||||
|
||||
value = var->yres;
|
||||
value = (value * vmul) / vdiv;
|
||||
pr_debug("fb%d: vertical display : %d\n", node, value);
|
||||
svga_wcrt_multi(tm->v_display_regs, value - 1);
|
||||
|
||||
value = var->yres;
|
||||
value = (value * vmul) / vdiv;
|
||||
pr_debug("fb%d: vertical blank start : %d\n", node, value);
|
||||
svga_wcrt_multi(tm->v_blank_start_regs, value);
|
||||
|
||||
value = var->yres + var->upper_margin + var->lower_margin + var->vsync_len;
|
||||
value = (value * vmul) / vdiv;
|
||||
pr_debug("fb%d: vertical blank end : %d\n", node, value);
|
||||
svga_wcrt_multi(tm->v_blank_end_regs, value - 2);
|
||||
|
||||
value = var->yres + var->lower_margin;
|
||||
value = (value * vmul) / vdiv;
|
||||
pr_debug("fb%d: vertical sync start : %d\n", node, value);
|
||||
svga_wcrt_multi(tm->v_sync_start_regs, value);
|
||||
|
||||
value = var->yres + var->lower_margin + var->vsync_len;
|
||||
value = (value * vmul) / vdiv;
|
||||
pr_debug("fb%d: vertical sync end : %d\n", node, value);
|
||||
svga_wcrt_multi(tm->v_sync_end_regs, value);
|
||||
|
||||
/* Set horizontal and vertical sync pulse polarity in misc register */
|
||||
|
||||
regval = vga_r(NULL, VGA_MIS_R);
|
||||
if (var->sync & FB_SYNC_HOR_HIGH_ACT) {
|
||||
pr_debug("fb%d: positive horizontal sync\n", node);
|
||||
regval = regval & ~0x80;
|
||||
} else {
|
||||
pr_debug("fb%d: negative horizontal sync\n", node);
|
||||
regval = regval | 0x80;
|
||||
}
|
||||
if (var->sync & FB_SYNC_VERT_HIGH_ACT) {
|
||||
pr_debug("fb%d: positive vertical sync\n", node);
|
||||
regval = regval & ~0x40;
|
||||
} else {
|
||||
pr_debug("fb%d: negative vertical sync\n\n", node);
|
||||
regval = regval | 0x40;
|
||||
}
|
||||
vga_w(NULL, VGA_MIS_W, regval);
|
||||
}
|
||||
|
||||
|
||||
/* ------------------------------------------------------------------------- */
|
||||
|
||||
|
||||
int svga_match_format(const struct svga_fb_format *frm, struct fb_var_screeninfo *var, struct fb_fix_screeninfo *fix)
|
||||
{
|
||||
int i = 0;
|
||||
|
||||
while (frm->bits_per_pixel != SVGA_FORMAT_END_VAL)
|
||||
{
|
||||
if ((var->bits_per_pixel == frm->bits_per_pixel) &&
|
||||
(var->red.length <= frm->red.length) &&
|
||||
(var->green.length <= frm->green.length) &&
|
||||
(var->blue.length <= frm->blue.length) &&
|
||||
(var->transp.length <= frm->transp.length) &&
|
||||
(var->nonstd == frm->nonstd)) {
|
||||
var->bits_per_pixel = frm->bits_per_pixel;
|
||||
var->red = frm->red;
|
||||
var->green = frm->green;
|
||||
var->blue = frm->blue;
|
||||
var->transp = frm->transp;
|
||||
var->nonstd = frm->nonstd;
|
||||
if (fix != NULL) {
|
||||
fix->type = frm->type;
|
||||
fix->type_aux = frm->type_aux;
|
||||
fix->visual = frm->visual;
|
||||
fix->xpanstep = frm->xpanstep;
|
||||
}
|
||||
return i;
|
||||
}
|
||||
i++;
|
||||
frm++;
|
||||
}
|
||||
return -EINVAL;
|
||||
}
|
||||
|
||||
|
||||
EXPORT_SYMBOL(svga_wcrt_multi);
|
||||
EXPORT_SYMBOL(svga_wseq_multi);
|
||||
|
||||
EXPORT_SYMBOL(svga_set_default_gfx_regs);
|
||||
EXPORT_SYMBOL(svga_set_default_atc_regs);
|
||||
EXPORT_SYMBOL(svga_set_default_seq_regs);
|
||||
EXPORT_SYMBOL(svga_set_default_crt_regs);
|
||||
EXPORT_SYMBOL(svga_set_textmode_vga_regs);
|
||||
|
||||
EXPORT_SYMBOL(svga_settile);
|
||||
EXPORT_SYMBOL(svga_tilecopy);
|
||||
EXPORT_SYMBOL(svga_tilefill);
|
||||
EXPORT_SYMBOL(svga_tileblit);
|
||||
EXPORT_SYMBOL(svga_tilecursor);
|
||||
|
||||
EXPORT_SYMBOL(svga_compute_pll);
|
||||
EXPORT_SYMBOL(svga_check_timings);
|
||||
EXPORT_SYMBOL(svga_set_timings);
|
||||
EXPORT_SYMBOL(svga_match_format);
|
||||
|
||||
MODULE_AUTHOR("Ondrej Zajicek <santiago@crfreenet.org>");
|
||||
MODULE_DESCRIPTION("Common utility functions for VGA-based graphics cards");
|
||||
MODULE_LICENSE("GPL");
|
|
@ -49,6 +49,13 @@
|
|||
#define FB_AUX_TEXT_S3_MMIO 2 /* S3 MMIO fasttext */
|
||||
#define FB_AUX_TEXT_MGA_STEP16 3 /* MGA Millenium I: text, attr, 14 reserved bytes */
|
||||
#define FB_AUX_TEXT_MGA_STEP8 4 /* other MGAs: text, attr, 6 reserved bytes */
|
||||
#define FB_AUX_TEXT_SVGA_GROUP 8 /* 8-15: SVGA tileblit compatible modes */
|
||||
#define FB_AUX_TEXT_SVGA_MASK 7 /* lower three bits says step */
|
||||
#define FB_AUX_TEXT_SVGA_STEP2 8 /* SVGA text mode: text, attr */
|
||||
#define FB_AUX_TEXT_SVGA_STEP4 9 /* SVGA text mode: text, attr, 2 reserved bytes */
|
||||
#define FB_AUX_TEXT_SVGA_STEP8 10 /* SVGA text mode: text, attr, 6 reserved bytes */
|
||||
#define FB_AUX_TEXT_SVGA_STEP16 11 /* SVGA text mode: text, attr, 14 reserved bytes */
|
||||
#define FB_AUX_TEXT_SVGA_LAST 15 /* reserved up to 15 */
|
||||
|
||||
#define FB_AUX_VGA_PLANES_VGA4 0 /* 16 color planes (EGA/VGA) */
|
||||
#define FB_AUX_VGA_PLANES_CFB4 1 /* CFB4 in planes (VGA) */
|
||||
|
|
124
include/linux/svga.h
Normal file
124
include/linux/svga.h
Normal file
|
@ -0,0 +1,124 @@
|
|||
#ifndef _LINUX_SVGA_H
|
||||
#define _LINUX_SVGA_H
|
||||
|
||||
#ifdef __KERNEL__
|
||||
|
||||
#include <linux/pci.h>
|
||||
#include <video/vga.h>
|
||||
|
||||
/* Terminator for register set */
|
||||
|
||||
#define VGA_REGSET_END_VAL 0xFF
|
||||
#define VGA_REGSET_END {VGA_REGSET_END_VAL, 0, 0}
|
||||
|
||||
struct vga_regset {
|
||||
u8 regnum;
|
||||
u8 lowbit;
|
||||
u8 highbit;
|
||||
};
|
||||
|
||||
/* ------------------------------------------------------------------------- */
|
||||
|
||||
#define SVGA_FORMAT_END_VAL 0xFFFF
|
||||
#define SVGA_FORMAT_END {SVGA_FORMAT_END_VAL, {0, 0, 0}, {0, 0, 0}, {0, 0, 0}, {0, 0, 0}, 0, 0, 0, 0, 0, 0}
|
||||
|
||||
struct svga_fb_format {
|
||||
/* var part */
|
||||
u32 bits_per_pixel;
|
||||
struct fb_bitfield red;
|
||||
struct fb_bitfield green;
|
||||
struct fb_bitfield blue;
|
||||
struct fb_bitfield transp;
|
||||
u32 nonstd;
|
||||
/* fix part */
|
||||
u32 type;
|
||||
u32 type_aux;
|
||||
u32 visual;
|
||||
u32 xpanstep;
|
||||
u32 xresstep;
|
||||
};
|
||||
|
||||
struct svga_timing_regs {
|
||||
const struct vga_regset *h_total_regs;
|
||||
const struct vga_regset *h_display_regs;
|
||||
const struct vga_regset *h_blank_start_regs;
|
||||
const struct vga_regset *h_blank_end_regs;
|
||||
const struct vga_regset *h_sync_start_regs;
|
||||
const struct vga_regset *h_sync_end_regs;
|
||||
|
||||
const struct vga_regset *v_total_regs;
|
||||
const struct vga_regset *v_display_regs;
|
||||
const struct vga_regset *v_blank_start_regs;
|
||||
const struct vga_regset *v_blank_end_regs;
|
||||
const struct vga_regset *v_sync_start_regs;
|
||||
const struct vga_regset *v_sync_end_regs;
|
||||
};
|
||||
|
||||
struct svga_pll {
|
||||
u16 m_min;
|
||||
u16 m_max;
|
||||
u16 n_min;
|
||||
u16 n_max;
|
||||
u16 r_min;
|
||||
u16 r_max; /* r_max < 32 */
|
||||
u32 f_vco_min;
|
||||
u32 f_vco_max;
|
||||
u32 f_base;
|
||||
};
|
||||
|
||||
|
||||
/* Write a value to the attribute register */
|
||||
|
||||
static inline void svga_wattr(u8 index, u8 data)
|
||||
{
|
||||
inb(0x3DA);
|
||||
outb(index, 0x3C0);
|
||||
outb(data, 0x3C0);
|
||||
}
|
||||
|
||||
/* Write a value to a sequence register with a mask */
|
||||
|
||||
static inline void svga_wseq_mask(u8 index, u8 data, u8 mask)
|
||||
{
|
||||
vga_wseq(NULL, index, (data & mask) | (vga_rseq(NULL, index) & ~mask));
|
||||
}
|
||||
|
||||
/* Write a value to a CRT register with a mask */
|
||||
|
||||
static inline void svga_wcrt_mask(u8 index, u8 data, u8 mask)
|
||||
{
|
||||
vga_wcrt(NULL, index, (data & mask) | (vga_rcrt(NULL, index) & ~mask));
|
||||
}
|
||||
|
||||
static inline int svga_primary_device(struct pci_dev *dev)
|
||||
{
|
||||
u16 flags;
|
||||
pci_read_config_word(dev, PCI_COMMAND, &flags);
|
||||
return (flags & PCI_COMMAND_IO);
|
||||
}
|
||||
|
||||
|
||||
void svga_wcrt_multi(const struct vga_regset *regset, u32 value);
|
||||
void svga_wseq_multi(const struct vga_regset *regset, u32 value);
|
||||
|
||||
void svga_set_default_gfx_regs(void);
|
||||
void svga_set_default_atc_regs(void);
|
||||
void svga_set_default_seq_regs(void);
|
||||
void svga_set_default_crt_regs(void);
|
||||
void svga_set_textmode_vga_regs(void);
|
||||
|
||||
void svga_settile(struct fb_info *info, struct fb_tilemap *map);
|
||||
void svga_tilecopy(struct fb_info *info, struct fb_tilearea *area);
|
||||
void svga_tilefill(struct fb_info *info, struct fb_tilerect *rect);
|
||||
void svga_tileblit(struct fb_info *info, struct fb_tileblit *blit);
|
||||
void svga_tilecursor(struct fb_info *info, struct fb_tilecursor *cursor);
|
||||
|
||||
int svga_compute_pll(const struct svga_pll *pll, u32 f_wanted, u16 *m, u16 *n, u16 *r, int node);
|
||||
int svga_check_timings(const struct svga_timing_regs *tm, struct fb_var_screeninfo *var, int node);
|
||||
void svga_set_timings(const struct svga_timing_regs *tm, struct fb_var_screeninfo *var, u32 hmul, u32 hdiv, u32 vmul, u32 vdiv, u32 hborder, int node);
|
||||
|
||||
int svga_match_format(const struct svga_fb_format *frm, struct fb_var_screeninfo *var, struct fb_fix_screeninfo *fix);
|
||||
|
||||
#endif /* __KERNEL__ */
|
||||
#endif /* _LINUX_SVGA_H */
|
||||
|
Loading…
Reference in a new issue