mirror of
https://github.com/adulau/aha.git
synced 2024-12-29 12:16:20 +00:00
ARM: 5700/1: ARM: Introduce ARM_L1_CACHE_SHIFT to define cache line size
Currently kernel believes that all ARM CPUs have L1_CACHE_SHIFT == 5. It's not true at least for CPUs based on Cortex-A8. List of CPUs with cache line size != 32 should be expanded later. Signed-off-by: Kirill A. Shutemov <kirill@shutemov.name> Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
This commit is contained in:
parent
59fcf48fde
commit
910a17e57a
2 changed files with 6 additions and 1 deletions
|
@ -4,7 +4,7 @@
|
||||||
#ifndef __ASMARM_CACHE_H
|
#ifndef __ASMARM_CACHE_H
|
||||||
#define __ASMARM_CACHE_H
|
#define __ASMARM_CACHE_H
|
||||||
|
|
||||||
#define L1_CACHE_SHIFT 5
|
#define L1_CACHE_SHIFT CONFIG_ARM_L1_CACHE_SHIFT
|
||||||
#define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT)
|
#define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT)
|
||||||
|
|
||||||
/*
|
/*
|
||||||
|
|
|
@ -771,3 +771,8 @@ config CACHE_XSC3L2
|
||||||
select OUTER_CACHE
|
select OUTER_CACHE
|
||||||
help
|
help
|
||||||
This option enables the L2 cache on XScale3.
|
This option enables the L2 cache on XScale3.
|
||||||
|
|
||||||
|
config ARM_L1_CACHE_SHIFT
|
||||||
|
int
|
||||||
|
default 6 if ARCH_OMAP3
|
||||||
|
default 5
|
||||||
|
|
Loading…
Reference in a new issue