mirror of
https://github.com/adulau/aha.git
synced 2024-12-28 19:56:18 +00:00
e1000: reorder pci-e infor struct
Order pci-e capability struct according to bus/pci bus width ordering preserving the hard pci spec numbers. Signed-off-by: Auke Kok <auke-jan.h.kok@intel.com> Signed-off-by: Jeff Kirsher <jeffrey.t.kirsher@intel.com>
This commit is contained in:
parent
070f6ffbb8
commit
2bc35c1078
1 changed files with 5 additions and 3 deletions
|
@ -128,11 +128,13 @@ typedef enum {
|
|||
/* PCI bus widths */
|
||||
typedef enum {
|
||||
e1000_bus_width_unknown = 0,
|
||||
/* These PCIe values should literally match the possible return values
|
||||
* from config space */
|
||||
e1000_bus_width_pciex_1 = 1,
|
||||
e1000_bus_width_pciex_2 = 2,
|
||||
e1000_bus_width_pciex_4 = 4,
|
||||
e1000_bus_width_32,
|
||||
e1000_bus_width_64,
|
||||
e1000_bus_width_pciex_1,
|
||||
e1000_bus_width_pciex_2,
|
||||
e1000_bus_width_pciex_4,
|
||||
e1000_bus_width_reserved
|
||||
} e1000_bus_width;
|
||||
|
||||
|
|
Loading…
Reference in a new issue